
Please use this identifier to cite or link to this item:
https://repositori.mypolycc.edu.my/jspui/handle/123456789/9774Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Angione, Francesco | - |
| dc.contributor.author | Bernardi, Paolo | - |
| dc.contributor.author | laria, Giusy | - |
| dc.contributor.author | Bertani, Claudia | - |
| dc.contributor.author | Tancorre, Vincenzo | - |
| dc.date.accessioned | 2026-04-24T06:47:53Z | - |
| dc.date.available | 2026-04-24T06:47:53Z | - |
| dc.date.issued | 2025-09-09 | - |
| dc.identifier.other | DOI: 10.1109/TC.2025.3587515 | - |
| dc.identifier.uri | https://repositori.mypolycc.edu.my/jspui/handle/123456789/9774 | - |
| dc.description.abstract | Traditional structural tests are powerful automatic approaches for capturing faulty behavior in integrated circuits. Besides the ease of generating test patterns, structural methods are known to be able to cover a vast but incomplete spectrum of all possible faults in a System-on-Chip (SoC). A new step in the manufacturing test flow has been added to fill the leftover gaps of structural tests, called the System-Level Test (SLT), which resembles the final workload, and environment. This work illustrates how to build up an automated generation engine to synthesize SLT programs that effectively attack structural test weaknesses from both a holistic and an analytical perspective. The methodology targets the crossbar module, as one of the most critical areas in the SoC, and it simultaneously creates a ripple effect across the un-core logic. Experimental results are conducted on an automotive SoC manufactured by STMicroelectronics. | ms_IN |
| dc.language.iso | en | ms_IN |
| dc.publisher | IEEE Access | ms_IN |
| dc.relation.ispartofseries | IEEE Transactions On Computer;Volume 74, No. 9 | - |
| dc.subject | Automotive System-on-Chip (SoC) testing | ms_IN |
| dc.subject | Manufacturing testing | ms_IN |
| dc.subject | System-Level Test (SLT) | ms_IN |
| dc.subject | Functional programs | ms_IN |
| dc.subject | Design-for-testability (DfT) | ms_IN |
| dc.title | AUTOMATIC GENERATION OF SYSTEM-LEVEL TEST FOR UN-CORE LOGIC OF LARGE AUTOMOTIVE SOC | ms_IN |
| dc.type | Article | ms_IN |
| Appears in Collections: | JABATAN KEJURUTERAAN MEKANIKAL | |
Files in This Item:
| File | Description | Size | Format | |
|---|---|---|---|---|
| AUTOMATIC GENERATION OF SYSTEM-LEVEL TEST FOR UN-CORE LOGIC OF LARGE AUTOMOTIVE SoC.pdf | 1.81 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
