Sila gunakan pengecam ini untuk memetik atau memaut ke item ini: https://repositori.mypolycc.edu.my/jspui/handle/123456789/9774
Tajuk: AUTOMATIC GENERATION OF SYSTEM-LEVEL TEST FOR UN-CORE LOGIC OF LARGE AUTOMOTIVE SOC
Pengarang: Angione, Francesco
Bernardi, Paolo
laria, Giusy
Bertani, Claudia
Tancorre, Vincenzo
Kata kunci: Automotive System-on-Chip (SoC) testing
Manufacturing testing
System-Level Test (SLT)
Functional programs
Design-for-testability (DfT)
Tarikh diterbit: 9-Sep-2025
Penerbit: IEEE Access
Siri / Laporan No.: IEEE Transactions On Computer;Volume 74, No. 9
Abstrak: Traditional structural tests are powerful automatic approaches for capturing faulty behavior in integrated circuits. Besides the ease of generating test patterns, structural methods are known to be able to cover a vast but incomplete spectrum of all possible faults in a System-on-Chip (SoC). A new step in the manufacturing test flow has been added to fill the leftover gaps of structural tests, called the System-Level Test (SLT), which resembles the final workload, and environment. This work illustrates how to build up an automated generation engine to synthesize SLT programs that effectively attack structural test weaknesses from both a holistic and an analytical perspective. The methodology targets the crossbar module, as one of the most critical areas in the SoC, and it simultaneously creates a ripple effect across the un-core logic. Experimental results are conducted on an automotive SoC manufactured by STMicroelectronics.
URI: https://repositori.mypolycc.edu.my/jspui/handle/123456789/9774
Muncul dalam Koleksi:JABATAN KEJURUTERAAN MEKANIKAL



Item di DSpace dilindungi oleh hak cipta, dengan semua hak dilindungi, kecuali dinyatakan sebaliknya.