Please use this identifier to cite or link to this item: https://repositori.mypolycc.edu.my/jspui/handle/123456789/6826
Full metadata record
DC FieldValueLanguage
dc.contributor.authorOtaki, Daiki-
dc.contributor.authorNonaka, Hirofumi-
dc.contributor.authorYamada, Noboru-
dc.date.accessioned2025-10-13T04:30:34Z-
dc.date.available2025-10-13T04:30:34Z-
dc.date.issued2021-11-28-
dc.identifier.otherdoi.org/10.1016/j.ijheatmasstransfer.2021.122263-
dc.identifier.urihttps://repositori.mypolycc.edu.my/jspui/handle/123456789/6826-
dc.description.abstractThis paper describes a method combining Bayesian optimization (BO) and a lumped-capacitance thermal network model that is effective for speeding up the thermal design optimization of an electronic circuit board layout with transient heating chips. As electronic devices have become smaller and more complex, the importance of thermal design optimization to ensure heat dissipation performance has increased. However, such a thermal design optimization is difficult because various trade-offs associated with pack aging and transient temperature changes of heat-generating components must be considered. This study aims to improve the performance of thermal design optimization by artificial intelligence. BO using a Gaussian process was combined with the lumped-capacitance thermal network model, and its performance was verified. As a result, BO successfully found the ideal circuit board layout as well as particle swarm optimization (PSO) and genetic algorithm (GA) could. The CPU time for BO was 1/5 and 1/4 of that for PSO and GA. In addition, BO found a non-intuitive optimal solution in approximately 7 min from 10 million layout patterns. It was estimated that this was 1/1000 of the CPU time required for analyzing all layout patternsms_IN
dc.language.isoenms_IN
dc.publisherElsevier Ltd.ms_IN
dc.relation.ispartofseriesInternational Journal of Heat and Mass Transfer;184 (2022) 122263-
dc.subjectBayesian optimizationms_IN
dc.subjectArtificial intelligencems_IN
dc.subjectThermal designms_IN
dc.subjectThermal network modelms_IN
dc.subjectElectrical circuit boardms_IN
dc.titleTHERMAL DESIGN OPTIMIZATION OF ELECTRONIC CIRCUIT BOARD LAYOUT WITH TRANSIENT HEATING CHIPS BY USING BAYESIAN OPTIMIZATION AND THERMAL NETWORK MODELms_IN
dc.typeArticlems_IN
Appears in Collections:JABATAN KEJURUTERAAN ELEKTRIK

Files in This Item:
File Description SizeFormat 
International Journal of Heat and Mass Transfer.pdf2.78 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.