Please use this identifier to cite or link to this item: https://repositori.mypolycc.edu.my/jspui/handle/123456789/9467
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMatos Pinto, Agord Jr-
dc.contributor.authorSouza, Raphael Ronald Noal-
dc.contributor.authorCastro, Mateus Biancarde-
dc.contributor.authorLima, Eduardo Rodrigues de-
dc.contributor.authorManêra, Leandro Tiago-
dc.date.accessioned2026-04-15T04:48:29Z-
dc.date.available2026-04-15T04:48:29Z-
dc.date.issued2023-06-30-
dc.identifier.issndoi.org/10.4236/cs.2023.146003-
dc.identifier.urihttps://repositori.mypolycc.edu.my/jspui/handle/123456789/9467-
dc.description.abstractThis work summarizes the structure and operating features of a high-performance 3-stage dual-delay-path (DDP) voltage-controlled ring oscillator (VCRO) with self-biased delay cells for Phase-Locked Loop (PLL) structure-based clock generation and digital system driving. For a voltage supply VDD =1.8 V, the resulting set of performance parameters include power consumption PDC = 4.68 mW and phase noise PN MHz @1 107.8 dBc Hz = −. From the trade-off involving PDC and PN, a system level high performance is obtained considering a reference figure-of-merit (FoM = −224 dBc Hz). Implemented at schematic level by applying CMOS-based technology (UMC L180), the proposed VCRO was designed at Cadence environment and optimized at MunEDA WiCkeD tool.ms_IN
dc.language.isoenms_IN
dc.publisherScientific Research Publishing Inc.ms_IN
dc.relation.ispartofseriesCircuits and Systems;14, 19-28-
dc.subjectPhase Locked Loop (PLL)ms_IN
dc.subjectVoltage-controlled ring oscillators (VCRO)ms_IN
dc.subjectDual-delay-path (DDP)ms_IN
dc.subjectDelay cellsms_IN
dc.titleDUAL-DELAY-PATH RING OSCILLATOR WITH SELF-BIASED DELAY CELLS FOR CLOCK GENERATIONms_IN
dc.typeArticlems_IN
Appears in Collections:JABATAN KEJURUTERAAN ELEKTRIK

Files in This Item:
File Description SizeFormat 
Dual-Delay-Path Ring Oscillator with.pdf2.89 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.