Please use this identifier to cite or link to this item: https://repositori.mypolycc.edu.my/jspui/handle/123456789/9463
Full metadata record
DC FieldValueLanguage
dc.contributor.authorWu, Liangshun-
dc.contributor.authorZhang, Bin-
dc.date.accessioned2026-04-15T04:38:03Z-
dc.date.available2026-04-15T04:38:03Z-
dc.date.issued2025-02-28-
dc.identifier.issndoi.org/10.4236/cs.2025.162002-
dc.identifier.urihttps://repositori.mypolycc.edu.my/jspui/handle/123456789/9463-
dc.description.abstractThis paper presents a configurable assembler framework enhanced with reinforcement learning (RL) and MARTE (Modeling and Analysis of Real-Time and Embedded Systems) constraints to address the challenges of rapidly evolving processor architectures. Our methodology integrates formal hardware/ software modeling with self-optimizing configuration strategies, enabling automatic adaptation to instruction set architecture (ISA) modifications while ensuring correctness guarantees. The framework features a Common ISA Description Language (CIDL) interface that reduces code modification efforts by 85% compared to traditional assemblers, as demonstrated through four representative configuration scenarios. By formulating the adaptation process as a constrained Markov Decision Process, our RL-MARTE hybrid approach achieves 58% fewer configuration steps and 26.5% higher code density, i.e., the ratio of useful instruction bytes to total code size, than rule-based methods, while maintaining zero constraint violations. Experimental results on the TOP-32A processor extension demonstrate the solution’s effectiveness in handling complex ISA modifications like MIMD instructions, reducing average configuration time from 45.6 to 9.8 minutes per task. This work bridges the gap between formal verification and practical adaptability in compiler construction, offering a systematic approach for next-generation processor toolchain development.ms_IN
dc.language.isoenms_IN
dc.publisherScientific Research Publishing Inc.ms_IN
dc.relation.ispartofseriesCircuits and Systems;16, 25-48-
dc.subjectModeling and Analysis of Real-Time and Embedded Systems (MARTE)ms_IN
dc.subjectReinforcement learning (RL)ms_IN
dc.subjectInstruction set architecture (ISA)ms_IN
dc.subjectGNU binutilsms_IN
dc.subjectConfigurable processorms_IN
dc.titleMARTE-BASED FORMAL MODELING WITH REINFORCEMENT LEARNING FOR ARCHITECTURE-AGNOSTIC ASSEMBLER DESIGN IN CONFIGURABLE PROCESSORSms_IN
dc.typeArticlems_IN
Appears in Collections:JABATAN KEJURUTERAAN ELEKTRIK

Files in This Item:
File Description SizeFormat 
MARTE-Based Formal Modeling with.pdf5.69 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.